# **MOSFET** – POWERTRENCH®, N-Channel Shielded Gate # **80 V, 123 A, 4.3 m** $\Omega$ #### **Description** This N-Channel MV MOSFET is produced using ON Semiconductor's advanced POWERTRENCH® process that incorporates Shielded Gate technology. This process has been optimized to minimise on-state resistance and yet maintain superior switching performance with best in class soft body diode. #### **Features** - Shielded Gate MOSFET Technology - Max $r_{DS(on)} = 4.3 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 44 \text{ A}$ - Max $r_{DS(on)} = 10.4 \text{ m}\Omega$ at $V_{GS} = 6 \text{ V}$ , $I_D = 22 \text{ A}$ - 50% Lower Qrr than Other MOSFET Suppliers - Lowers Switching Noise/EMI - MSL1 Robust Package Design - 100% UIL Tested - RoHS Compliant #### **Typical Applications** - Primary DC-DC MOSFET - Synchronous Rectifier in DC-DC and AC-DC - Motor Drive - Solar ## ON Semiconductor® www.onsemi.com #### **ELECTRICAL CONNECTION** **N-Channel MOSFET** Power 56 (PQFN8 5x6) CASE 483AE #### **MARKING DIAGRAM** \$Y&Z&3&K FDMS 4D4N08C \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code FDMS4D4N08C = Specific Device Code #### ORDERING INFORMATION See detailed ordering and shipping information on page 2 of this data sheet. ## **MOSFET MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ , Unless otherwise specified) | Symbol | Parameter | | | Ratings | Unit | | |-----------------------------------|--------------------------------------------------|---------------|------------------------|-----------|-------------|----| | $V_{DS}$ | Drain to Source | Voltage | | | 80 | V | | $V_{GS}$ | Gate to Source \ | /oltage | | | ±20 | V | | I <sub>D</sub> | Drain Current | -Continuous | T <sub>C</sub> = 25°C | (Note 5) | 123 | Α | | | | -Continuous | T <sub>C</sub> = 100°C | (Note 5) | 78 | | | | | -Continuous | T <sub>A</sub> = 25°C | (Note 1a) | 17 | | | | | -Pulsed | | (Note 4) | 498 | | | E <sub>AS</sub> | Single Pulse Ava | lanche Energy | | (Note 3) | 486 | mJ | | P <sub>D</sub> | Power Dissipation | n | T <sub>C</sub> = 25°C | | 125 | W | | | Power Dissipation | n | T <sub>A</sub> = 25°C | (Note 1a) | 2.5 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | | | -55 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ## THERMAL CHARACTERISTICS | Symbol | Parameter | Ratings | Unit | |----------------|---------------------------------------------------|---------|------| | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | 1.0 | °C/W | | $R_{ heta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 50 | | #### PACKAGE MARKING AND ORDERING INFORMATION | Device Marking | Device | Package | Shipping <sup>†</sup> | |----------------|-------------|-------------------------------------|----------------------------| | FDMS4D4N08C | FDMS4D4N08C | PQFN8 5×6<br>(Pb–Free/Halogen Free) | 3000 Units/<br>Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Cond | itions | Min. | Тур. | Max. | Units | |----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------|------|------|------|-------| | OFF CHARAC | TERISTICS | | | | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} =$ | = 0 V | 80 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C | | | 63 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 64 V, V <sub>GS</sub> = | 0 V | | | 1 | μА | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 20 \text{ V}, V_{DS} =$ | = 0 V | | | ±100 | nA | | ON CHARACT | ERISTICS (Note NO TAG) | • | • | | | • | • | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}$ , $I_D = 25$ | 0 μΑ | 2.0 | 3.0 | 4.0 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C | | | -8.2 | | mV/°C | | r <sub>DS(on)</sub> | Static Drain to Source On | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 44 A | | | 3.7 | 4.3 | mΩ | | | Resistance | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 22 A | | | 5.7 | 10.4 | | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 44 A,<br>T <sub>J</sub> = 125°C | | | 5.9 | 7.2 | | | 9FS | Forward Transconductance | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 44 A | | | 98 | | S | | DYNAMIC CHA | ARACTERISTICS | - | | | | | | | C <sub>ISS</sub> | Input Capacitance | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V,<br>f = 1 MHz | | | 2920 | 4090 | pF | | C <sub>OSS</sub> | Output Capacitance | | | | 1045 | 1465 | | | C <sub>RSS</sub> | Reverse Transfer Capacitance | | | | 35 | 50 | | | R <sub>G</sub> | Gate Resistance | | | 0.1 | 1.3 | 2.5 | Ω | | SWITCHING C | HARACTERISTICS | - | | | | | | | t <sub>d(on)</sub> | Turn – On Delay Time | $V_{DD} = 40 \text{ V}, I_D = 44$ | | | 17 | 31 | ns | | t <sub>r</sub> | Rise Time | V <sub>GS</sub> = 10 V, R <sub>GEN</sub> : | = 6 Ω | | 7 | 15 | | | t <sub>d(off)</sub> | Turn – Off Delay Time | | | | 25 | 40 | ] | | t <sub>f</sub> | Fall Time | | | | 5 | 10 | 7 | | Qg | Total Gate Charge | V <sub>GS</sub> = 0 V to 10 V | | | 40 | 56 | nC | | Qg | Total Gate Charge | V <sub>GS</sub> = 0 V to 6 V | V <sub>DD</sub> = 40 V,<br>I <sub>D</sub> = 44 A | | 25 | 35 | | | Q <sub>gs</sub> | Gate to Source Charge | | ' I <sub>D</sub> = 44 A | | 13 | | | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | | | | 8 | | | | Q <sub>oss</sub> | Output Charge | V <sub>DD</sub> = 40 V, V <sub>GS</sub> = | 0 V | | 60 | | nC | | Q <sub>sync</sub> | Output Charge | V <sub>DS</sub> = 0 V, I <sub>D</sub> = 44 A | | | 35 | | 1 | | DRAIN-SOUR | CE DIODE CHARACTERISTICS | • | • | | • | • | • | | $V_{SD}$ | Source to Drain Diode Forward | $V_{GS} = 0 \text{ V}, I_S = 2.1$ | A (Note 2) | | 0.7 | 1.2 | V | | | Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 44 A (Note 2) | | | 0.8 | 1.3 | | | t <sub>rr</sub> | Reverse Recovery Time | $I_F = 22 \text{ A}, \text{ di/dt} = 30$ | I <sub>F</sub> = 22 A, di/dt = 300 A/μs | | 26 | 42 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | | Ī | | 44 | 71 | nC | | t <sub>rr</sub> | Reverse Recovery Time | I <sub>F</sub> = 22 A, di/dt = 10 | 000 A/μs | | 20 | 32 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | | | | 106 | 169 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### NOTES: 1. $R_{\theta JA}$ is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 $\times$ 1.5 in. board of FR-4 material. $R_{\theta CA}$ is determined by the user's board design. a) 50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. b) 125°C/W when mounted on a minimum pad of 2 oz copper. - Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.</li> E<sub>AS</sub> of 486 mJ is based on starting T<sub>J</sub> = 25°C; L = 3 mH, I<sub>AS</sub> = 18 A, V<sub>DD</sub> = 80 V, V<sub>GS</sub> = 10 V. 100% tested at L = 0.1 mH, I<sub>AS</sub> = 51 A. Pulsed I<sub>D</sub> please refer to Fig. 11 SOA graph for more details. Control problems and continuous current will be limited by thermal & continuous current will be limited by thermal & control problems and continuous current will be limited by thermal & control problems and control problems. electro-mechanical application board design. ## TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On Region Characteristics Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 3. Normalized On Resistance vs. Junction Temperature Figure 4. On-Resistance vs. Gate to Source Voltage Figure 5. Transfer Characteristics Figure 6. Source to Drain Diode Forward Voltage vs. Source Current #### TYPICAL CHARACTERISTICS (continued) Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs. Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs. Case Temperature Figure 12. Single Pulse Maximum Power Dissipation ## TYPICAL CHARACTERISTICS (continued) Figure 13. Junction-to-Case Transient Thermal Response Curve POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. PKG & PIN 1 **AREA** В **DATE 21 JAN 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS. - 4. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - 5. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. - 6. IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA. OPTIONAL DRAFT L2· SEATING **DETAIL B DETAIL C** PLANE SCALE: 2:1 SCALE: 2:1 SIDE VIEW \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. RECOMMENDATION | DIM | MILLIMETERS | | | | | | |------|-------------|----------|------|--|--|--| | Diwi | MIN. | NOM. | MAX. | | | | | Α | 0.90 | 1.00 | 1.10 | | | | | A1 | 0.00 | - | 0.05 | | | | | b | 0.21 | 0.31 | 0.41 | | | | | b1 | 0.31 | 0.41 | 0.51 | | | | | А3 | 0.15 | 0.25 | 0.35 | | | | | D | 4.90 | 5.00 | 5.20 | | | | | D1 | 4.80 | 4.90 | 5.00 | | | | | D2 | 3.61 | 3.82 | 3.96 | | | | | Е | 5.90 | 6.15 | 6.25 | | | | | E1 | 5.70 | 5.80 | 5.90 | | | | | E2 | 3.38 | 3.48 | 3.78 | | | | | E3 | ( | 0.30 REF | | | | | | E4 | 0.52 REF | | | | | | | е | 1.27 BSC | | | | | | | e/2 | 0.635 BSC | | | | | | | e1 | 3.81 BSC | | | | | | | e2 | 0.50 REF | | | | | | | L | 0.51 | 0.66 | 0.76 | | | | | L2 | 0.05 | 0.18 | 0.30 | | | | | L4 | 0.34 | 0.44 | 0.54 | | | | | Z | 0.34 REF | | | | | | | θ | 0° | _ | 12° | | | | | DOCUMENT NUMBER: | 98AON13655G | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | PQFN8 5X6, 1.27P | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales